Table of Contents

metatag-robots=()

XRTC Publications

This page contains published XRTC documents, which were either presented at conferences, or are published by the consortium itself through the Xilinx Space Lounge.

XRTC Workshop Proceedings

XRTC Workshop 2019 Proceedings

XRTC Workshop 2018 Proceedings

XRTC Workshop 2017 Proceedings

XRTC Workshop 2016 Proceedings

XRTC Workshop 2015 Proceedings

XRTC Workshop 2014 Proceedings

XRTC Workshop 2013 Proceedings

XRTC Workshop 2012 Proceedings

XRTC Workshop 2011 Proceedings

FPGA Characterization Reports

Xilinx Virtex-7

The XRTC Virtex-7 Architectural Features Report

Dynamic SEE testing of selected Architectural Features of Xilinx 28 nm Virtex-7 FPGAs (Paper)

Dynamic SEE Testing of Selected ArchitecturalFeatures of Xilinx 28 nm Virtex-7 FPGAs (Poster)

Xilinx Virtex-5 QV

V5QV Clock Management Tile Radiation Characterization Erratum

V5QV Static SEU Summary Report

V5QV Architecture Features SEU Summary Report

Estimates of SEU Rates from Heavy Ions in Devices Exhibiting Dual-Node Susceptibility

SEU Results of Embedded Error Detect and Correct Enabled Block RAM within the Xilinx XQR5VFX130

Upset Manifestations in Embedded Digital Signal Processors due to Single Event Effects

Single Event Effect Rate Analysis and Upset Characterization of FPGA Digital Signal Processors

Radiation Test Report, Single Event Effects, Virtex-5QV Field Programmable Gate Array, Digital Signal Processors

Radiation Test Report, Single Event Effects, Virtex-5QV Field Programmable Gate Array, Multi-Gigabit Transceivers

Single-Event Characterization of Multi-Gigabit Transceivers (MGT) in Space-Grade Virtex- 5QV Field Programmable Gate Arrays (FPGA)

XILINX Virtex-4 QV

Xilinx Virtex-4 QV Static SEU Characterization Summary

Xilinx Virtex-4 QV Dynamic and Mitigated Report

Single Event Upsets in Xilinx Virtex-4 FPGA Devices

Static Upset Characteristics of the 90nm Virtex-4QV FPGAs

Upset Characterization and Test Methodology of the PowerPC405 Hard-Core Processor Embedded in Xilinx Field Programmable Gate Arrays

XAPP962 - Single-Event Upset Mitigation for Xilinx FPGA Block Memories

XAPP1004 - Single-Event Upset Mitigation Design Flow for Xilinx FPGA PowerPC Systems

XILINX Virtex-II QV

Initial Single-Event Effects Testing and Mitigation in the Xilinx Virtex II-Pro FPGA

Xilinx Virtex-II QV Static SEU Summary Report

Characterization of Upset-Induced Degradation of Error-Mitigated High-Speed I-O’s Using Fault Injection on SRAM Based FPGAs

Dynamic testing of Xilinx Virtex-II field programmable gate array (FPGA) input-output blocks (IOBs)

Comparison of Xilinx Virtex-II FPGA SEE Sensitivities to Protons and Heavy Ions

Other XRTC Publications

Complex Upset Mitigation Applied to a Re-Configurable Embedded Processor

Single Event Test Methodologies and System Error Rate Analysis for Triple Modular Redundant Field Programmable Gate Arrays

Mitigation Selection and Qualification Recommendations for Xilinx Virtex, Virtex-II, and Virtex-4 Field Programmable Gate Arrays

Analysis of Single-Event Upset Rates in Triple-Modular Redundancy Devices

Heavy Ion SEE Testing of the Xilinx XQR17V16 Configuration PROM